# **Anybus® CompactCom B40-1** **DESIGN GUIDE** HMSI-27-230-EN 3.2 ENGLISH # **Important User Information** # Liability Every care has been taken in the preparation of this document. Please inform HMS Industrial Networks AB of any inaccuracies or omissions. The data and illustrations found in this document are not binding. We, HMS Industrial Networks AB, reserve the right to modify our products in line with our policy of continuous product development. The information in this document is subject to change without notice and should not be considered as a commitment by HMS Industrial Networks AB. HMS Industrial Networks AB assumes no responsibility for any errors that may appear in this document. There are many applications of this product. Those responsible for the use of this device must ensure that all the necessary steps have been taken to verify that the applications meet all performance and safety requirements including any applicable laws, regulations, codes, and standards. HMS Industrial Networks AB will under no circumstances assume liability or responsibility for any problems that may arise as a result from the use of undocumented features, timing, or functional side effects found outside the documented scope of this product. The effects caused by any direct or indirect use of such aspects of the product are undefined, and may include e.g. compatibility issues and stability issues. The examples and illustrations in this document are included solely for illustrative purposes. Because of the many variables and requirements associated with any particular implementation, HMS Industrial Networks AB cannot assume responsibility for actual use based on these examples and illustrations. # **Intellectual Property Rights** HMS Industrial Networks AB has intellectual property rights relating to technology embodied in the product described in this document. These intellectual property rights may include patents and pending patent applications in the USA and other countries. | 16 | able | e of Contents | Page | |----|------|----------------------------------------------|------| | 1 | Pre | face | 3 | | | 1.1 | About this Document | 3 | | | 1.2 | Related Documents | 3 | | | 1.3 | Document history | 3 | | | 1.4 | Document Conventions | 4 | | | 1.5 | Document Specific Conventions | 4 | | | 1.6 | Trademark Information | | | 2 | Abo | out the Anybus CompactCom B40-1 | 6 | | | 2.1 | General Information | 6 | | | 2.2 | Features | 7 | | 3 | Hos | st Interface | 8 | | | 3.1 | Overview | 8 | | | 3.2 | Host Application Connector | 10 | | | 3.3 | Parallel Interface Operation | 20 | | | 3.4 | SPI Operation | 26 | | | 3.5 | Stand-alone Shift Register | 30 | | | 3.6 | UART Operation | 37 | | 4 | Net | work Connector | 40 | | | 4.1 | Overview | 41 | | | 4.2 | Power Supply Pins | 43 | | | 4.3 | How to Connect Unused Network Connector Pins | 43 | | | 4.4 | Ethernet Based Networks (Copper) | 44 | | | 4.5 | Ethernet Fiber Optic Networks | 45 | | | 4.6 | DeviceNet | 47 | | | 4.7 | PROFIBUS | 47 | | | 4.8 | CC-Link | 47 | | | 4.9 | LED Indicators | 48 | | 5 | EM | C | 50 | | | 5.1 | General | 50 | | | 5.2 | Bulk and Decoupling | 50 | | | 5.3 | Reset Signal | 50 | | 6 | Blac | ck Channel/Safety Interface | 51 | |---|------|--------------------------------------------|----| | Α | Med | hanical Specification | 53 | | | A.1 | Brick | 53 | | | A.2 | Connector Board for PROFIBUS | 54 | | | A.3 | Connector Board for Copper Based Ethernet | 55 | | | A.4 | Connector Board for Fiber Optic Ethernet | 56 | | | A.5 | Connector Board for CC-Link and DeviceNet | 57 | | | A.6 | Footprints | 58 | | | A.7 | Height Restrictions | 59 | | | 8.A | Front Plate Restrictions | 60 | | | A.9 | Assembly | 60 | | В | Tecl | hnical Specification | 63 | | | B.1 | Environmental | 63 | | | B.2 | Shock and Vibration | 63 | | | B.3 | Electrical Characteristics | 63 | | | B.4 | Regulatory Compliance | 64 | | С | How | v to Disable Ethernet Port 2 (EtherNet/IP) | 65 | | D | lmp | lementation Examples | 66 | | | D.1 | General | 66 | | | D.2 | SPI | 67 | | | D.3 | 16-bit Parallel | 68 | | | D.4 | 8-bit Parallel | 69 | | | D.5 | Serial | 70 | | | D.6 | Network Status LED Outputs (LED[1A4B]) | 70 | | | D.7 | Power Supply Considerations | 72 | | Ε | Des | ign Examples, Network Interface | 74 | | | E.1 | Recommendations | | | | E.2 | PCB Layout | | | | E.3 | Network Interface Examples | | Preface 3 (78) # 1 Preface # 1.1 About this Document This document is intended to provide a good understanding of how to use the Anybus Compact-Com B40-1. The reader of this document is expected to be familiar with hardware design and communication systems in general. For additional information, documentation, support etc., please visit the support website at <a href="https://www.anybus.com/support">www.anybus.com/support</a>. # 1.2 Related Documents | Document | Author | Document ID | |---------------------------------------------------------|--------|--------------| | Anybus CompactCom 40 Software Design Guide | HMS | HMSI-216-125 | | Anybus CompactCom 40 Network Guides | HMS | | | Anybus CompactCom Host Application Implementation Guide | HMS | HMSI-27-334 | # 1.3 Document history | Version | Date | Description | |---------|------------|-----------------------------------------------------------------------------------------------------------------| | 1.23 | 2015-09-03 | Last FM version. | | 2.0 | 2016-03-10 | Moved from FM to XML Misc. updates | | 2.1 | 2016-12-07 | Added information for Anybus CompactCom B40 CC-Link IE Field Minor corrections and updates | | 3.0 | 2017-09-12 | Added content to make the design guide independent of the M40 HWDG Added new example schematics Added BACnet/IP | | 3.1 | 2018-03-09 | Updated section on DIP1 and DIP2 usage Added section on EMC Misc corrections | | 3.2 | 2018-05-25 | Corrected pinnings for 8-bit parallel Misc corrections | Preface 4 (78) ### 1.4 Document Conventions Ordered lists are used for instructions that must be carried out in sequence: - 1. First do this - 2. Then do this Unordered (bulleted) lists are used for: - Itemized information - · Instructions that can be carried out in any order ...and for action-result type instructions: - This action... - → leads to this result **Bold typeface** indicates interactive parts such as connectors and switches on the hardware, or menus and buttons in a graphical user interface. Monospaced text is used to indicate program code and other kinds of data input/output such as configuration scripts. This is a cross-reference within this document: Document Conventions, p. 4 This is an external link (URL): www.hms-networks.com This is additional information which may facilitate installation and/or operation. This instruction must be followed to avoid a risk of reduced functionality and/or damage to the equipment, or to avoid a network security risk. #### Caution This instruction must be followed to avoid a risk of personal injury. #### WARNING This instruction must be followed to avoid a risk of death or serious injury. # 1.5 Document Specific Conventions - The terms "Anybus" or "module" refers to the Anybus CompactCom module. - The terms "host" or "host application" refer to the device that hosts the Anybus. - Hexadecimal values are written in the format NNNNh or 0xNNNN, where NNNN is the hexadecimal value. - A byte always consists of 8 bits. - All dimensions in this document have a tolerance of ±0.10 mm unless otherwise stated. - · Outputs are TTL compliant unless otherwise stated. - Signals which are "pulled to GND" are connected to GND via a resistor. - Signals which are "pulled to 3V3" are connected to 3V3 via a resistor. Preface 5 (78) - · Signals which are "tied to GND" are directly connected to GND, - Signals which are "tied to 3V3" are directly connected to 3V3. # 1.5.1 PIN Types The pin types of the connectors are defined in the table below. The pin type may be different depending on which mode is used. | Pin type | Definition | |----------|-----------------------------------------------------------| | T | Input | | 0 | Output | | I/O | Input/Output (bidirectional) | | OD | Open Drain | | Power | Pin connected directly to module power supply, GND or 3V3 | # 1.6 Trademark Information Anybus® is a registered trademark of HMS Industrial Networks AB. EtherCAT® is a registered trademark and patented technology, licensed by Beckhoff Automation GmbH, Germany. All other trademarks are the property of their respective holders. # 2 About the Anybus CompactCom B40-1 # 2.1 General Information The Anybus CompactCom B40-1 concept is developed for applications where the standard Anybus CompactCom M40 cannot be used. The brick consists of a board with network connectivity functionality, where the customer provides the physical network interface, including network connectors. There are also available interface boards for several networks, providing network connectors and physical interface. All Anybus CompactCom B40-1 share footprint and electrical interface. The brick has two connectors that provides communication with the host application board. The host application connector provides an interface between the host application and the brick, while the network connector provides network access. This enables full Anybus CompactCom functionality for all applications without loss of network compatibility or environmental characteristics. All dimensions expressed in this document are stated in millimeters and have a tolerance of ±0.10 mm unless stated otherwise. For general information about the Anybus CompactCom 40 platform, consult the Anybus CompactCom 40 Software Design Guide. This a class A product. In a domestic environment, this product may cause radio interference in which case the user may be required to take adequate measures. This product contains ESD (Electrostatic Discharge) sensitive parts that may be damaged if ESD control procedures are not followed. Static control precautions are required when handling the product. Failure to observe this may cause damage to the product. ### 2.2 Features - Hardware support for triple buffered process data, which increases performance - Supports synchronization for selected industrial networks - Black channel interface, offering a transparent channel for safety communication for selected networks - Low latency - Integrated protocol stack handling (where applicable) - Control pins for status indications according to each network standard (where applicable) - · Separate network connector boards available - Firmware upgradable (FLASH technology) - 3.3 V design - 8-bit and 16-bit parallel modes - SPI mode - Shift register mode - UART/Serial mode - Transparent Ethernet functionality - Precompliance tested for network conformance (where applicable). - Precompliance tested for CE & UL. Contact HMS Industrial Networks AB for further information. All Anybus CompactCom B40-1 will be precertified for network conformance. This is done to ensure that the final product can be certified, but it does not necessarily mean that the final product does not require recertification. Contact HMS Industrial Networks AB for further information. Host Interface 8 (78) # 3 Host Interface This chapter describes the low level properties of the Anybus CompactCom interface. #### 3.1 Overview The Anybus CompactCom has five different host communication interfaces, corresponding to different operating modes. The figure below illustrates the basic properties of these interfaces as well as various I/O and control signals, and how they relate to the host application. Fig. 1 Please note that only one communication interface at a time is available. Which one is decided at startup. ### 3.1.1 Parallel Interface, 8-bit or 16-bit From an external point of view, the parallel interface is a common 8-bit or 16-bit parallel slave port interface, which can easily be incorporated into any microprocessor based system that has an external address/data bus. Generally, implementing this type of interface is comparable to implementing an 8-bit or 16-bit wide SRAM. Additionally, the parallel interface features an interrupt request line, allowing the host application to service the module only when actually needed. #### 3.1.2 SPI The Serial Peripheral Interface (SPI) is a synchronous serial link. It operates in full duplex mode and devices communicate in master/slave mode where the Anybus CompactCom modules always act as slaves. The interface can provide much higher performance than the serial interface, but not as high as the parallel interface. Host Interface 9 (78) ### 3.1.3 Stand-Alone Shift Register Interface In this mode the Anybus CompactCom B40-1 operates stand-alone, with no host processor. Process data is communicated to the shift registers on the host. ### 3.1.4 Serial Interface (UART) The serial interface is provided for backward compatibility with the Anybus CompactCom 30. The interface is event based, and has lower performance than the SPI and parallel modes. For more information about the serial interface, see the Anybus CompactCom Hardware Design Guide for the 30 series. Please note that the Anybus CompactCom B40-1 is not backward compatible to the Anybus CompactCom B30 hardware wise. #### 3.1.5 LED Interface The status of the network LEDs is available as follows: - As LED output signals on the network interface connector. These signals are able to drive a LED directly and are available for all networks and operating modes. (Recommended) - As LED output signals on the host interface connector for all operating modes except 16-bit parallel mode. These signals are not able to drive a LED directly. - In the LED status register for all modes, see Anybus CompactCom 40 Software Design guide for more information. ### 3.1.6 Reduced Media-Independent Interface (RMII) This interface is used for Transparent Ethernet, where Industrial Ethernet communication is handled by the Anybus CompactCom and other Ethernet communication is routed to the host application. 16—bit parallel mode and the LED Interface signals are not available in the host application connector when Transparent Ethernet is enabled. The LED signals are still available on the network connector of the Anybus CompactCom B40-1. See RMII — Reduced Media-Independent Interface, p. 17 for mor information. Host Interface 10 (78) # 3.2 Host Application Connector The host application connector provides an interface between the host application and the Anybus CompactCom B40-1. Fig. 2 The connector is implemented by a standard 1.27 mm 56 pin header surface mounted to the bottom side of the PCB. Fig. 3 The pictures shows the pinning of the mating connector on the host application seen from the top. Host Interface 11 (78) Fig. 4 See Pin Overview, p. 12 for information on how each pin is used in the different modes. Host Interface 12 (78) #### 3.2.1 Pin Overview Depending on operating mode, the pins have different names and different functionality. Presented below is an overview of all pins except GND and 3V3. The pin types of the connector are defined in *PIN Types*, *p. 5*. The pin type may be different depending on which mode is used. The ASI (Anybus Safety Interface) signals are used to connect a safety module to the safety interface of an Anybus CompactCom 40-series module. **Note**: The pin numbers of the Anybus CompactCom B40 (brick) host application connector are different from those of the Anybus CompactCom M40 (module) host application connector. | Pin | Signal Na | ame | | | | Туре | Notes | |-----|----------------|-------------|---------------|----------------|---------------------------|---------|----------------------------------------------------------| | | Serial<br>Mode | SPI<br>Mode | 8-bit<br>Mode | 16-bit<br>Mode | Shift<br>Register<br>Mode | = | | | 4 | DIP1_0 | DIP1_0 | A0 | WEH | DIP1_0 | I | | | 5 | DIP1_1 | DIP1_1 | A1 | A1 | DIP1_1 | I | | | 6 | DIP1_2 | DIP1_2 | A2 | A2 | DIP1_2 | I | | | 7 | DIP1_3 | DIP1_3 | A3 | A3 | DIP1_3 | I | | | 9 | DIP1_4 | DIP1_4 | A4 | A4 | DIP1_4 | I | | | 10 | DIP1_5 | DIP1_5 | A5 | A5 | DIP1_5 | I | | | 11 | DIP1_6 | DIP1_6 | A6 | A6 | DIP1_6 | 1 | | | 12 | DIP1_7 | DIP1_7 | A7 | A7 | DIP1_7 | I | | | 13 | | SS | A8 | A8 | LD | I/O | | | 15 | | SCLK | A9 | A9 | SCLK | O, I | | | 16 | | MISO | A10 | A10 | DO | O, I | | | 17 | | MOSI | A11 | A11 | DI | I | | | 19 | ASI RX | | A12 | A12 | | Į | | | 20 | ASI TX | | A13 | A13 | | O, I | | | 31 | DIP2_0 | DIP2_0 | D0 | D0 | DIP2_0 | I, I/O | | | 29 | DIP2_1 | DIP2_1 | D1 | D1 | DIP2_1 | I, I/O | | | 27 | DIP2_2 | DIP2_2 | D2 | D2 | DIP2_2 | I, I/O | | | 26 | DIP2_3 | DIP2_3 | D3 | D3 | DIP2_3 | I, I/O | | | 25 | DIP2_4 | DIP2_4 | D4 | D4 | DIP2_4 | I, I/O | | | 23 | DIP2_5 | DIP2_5 | D5 | D5 | DIP2_5 | I, I/O | | | 22 | DIP2_6 | DIP2_6 | D6 | D6 | DIP2_6 | I, I/O | | | 21 | DIP2_7 | DIP2_7 | D7 | D7 | DIP2_7 | I, I/O | | | 49 | LED1B | LED1B | LED1B | D8 | LED1B | O, I/O | In modules supporting RMII, | | 48 | LED1A | LED1A | LED1A | D9 | LED1A | O, I/O | these pins are used for the RMII interface when this has | | 47 | LED2B | LED2B | LED2B | D10 | LED2B | O, I/O | been activated, see RMII — | | 46 | LED2A | LED2A | LED2A | D11 | LED2A | O, I/O | Reduced Media-Independent Interface, p. 17. | | 45 | LED3B | LED3B | LED3B | D12 | LED3B | OD, I/O | Interface, p. 17. | | 43 | LED3A | LED3A | LED3A | D13 | LED3A | OD, I/O | | | 42 | LED4B | LED4B | LED4B | D14 | LED4B | O, I/O | | | 41 | LED4A | LED4A | LED4A | D15 | LED4A | O, I/O | | | 37 | | | WE | WEL | СТ | I | | | 39 | | | ŌE | ŌE | | I | | | 36 | | | CS | CS | | I | | | 38 | | ĪRQ | ĪRQ | ĪRQ | PA | 0 | | | 51 | RX | ASI RX | ASI RX | ASI RX | ASI RX | I | | Host Interface 13 (78) | Pin | Signal N | ame | | | | Type | Notes | |-----|----------------|----------------|---------------|----------------|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Serial<br>Mode | SPI<br>Mode | 8-bit<br>Mode | 16-bit<br>Mode | Shift<br>Register<br>Mode | | | | 52 | TX /<br>OM3 | ASITX /<br>OM3 | ASITX/<br>OM3 | ASITX/<br>OM3 | ASITX /<br>OM3 | I/O | Strapping input with internal weak pull-up during powerup. To configure OM3, use an external pull-up/pull-down of 1.0 to 2.2 kΩ. The pin changes to output after powerup | | 32 | OM0 | OM0 | OM0 | OM0 | OM0 | 1 | | | 33 | OM1 | OM1 | OM1 | OM1 | OM1 | 1 | | | 35 | OM2 | OM2 | OM2 | OM2 | OM2 | 1 | | | 54 | MI0 | MI0/<br>SYNC | MI0/<br>SYNC | MI0/<br>SYNC | MI0/<br>SYNC | 0 | Low at power-up and before reset release. | | 53 | MI1 | MI1 | MI1 | MI1 | MI1 | 0 | Tied to 3V | | 30 | MD0 | MD0 | MD0 | MD0 | MD0 | 0 | Tied to GND | | 3 | RESET | RESET | RESET | RESET | RESET | 1 | | # 3.2.2 Power Supply Pins | Signal | Type | Pin | Description | |--------|-------|---------------------------------------------------|-------------------------------------------| | GND | Power | 2, 8, 14, 18,<br>24, 28, 34,<br>40, 44, 50,<br>56 | Ground Power and signal ground reference. | | 3V3 | Power | 1, 55 | 3.3 V power supply. | Host Interface 14 (78) # 3.2.3 LED Interface / D8-D15 (Data Bus) | Signal Name | Pin Type | Pin | Description, LED Interface | Description, Data Bus | |-------------|----------|-----|---------------------------------------------------------------------------------------------------------------------|--------------------------------| | LED1A / D9 | O / I/O | 48 | LED 1 Indication A | D9 Data Bus | | | | | • Green | "D9" in 16-bit parallel mode. | | LED1B / D8 | O / I/O | 49 | LED 1 Indication B | D8 Data Bus | | | | | • Red | "D8" in 16-bit parallel mode. | | LED2A / D11 | O / I/O | 46 | LED 2 Indication A | D11 Data Bus | | | | | • Green | "D11" in 16-bit parallel mode. | | LED2B / D10 | O / I/O | 47 | LED 2 Indication B | D10 Data Bus | | | | | • Red | "D10" in 16-bit parallel mode. | | LED3A / D13 | OD / I/O | 43 | LED 3 Indication A | D13 Data Bus | | | | | • Green | "D13" in 16-bit parallel mode. | | | | | Mainly used for link/activity on network port 1 on the Ethernet modules. | | | | | | Pin is open-drain to maintain backward compatibility with existing applications, where this pin may be tied to GND. | | | LED3B / D12 | OD / I/O | 45 | LED 3 Indication B | D12 Data Bus | | | | | Yellow or red, depend-<br>ing on network | "D12" in 16-bit parallel mode. | | | | | <ul> <li>Mainly used for link/activity on network port 1<br/>on the Ethernet modules (yellow).</li> </ul> | | | | | | Pin is open-drain to maintain backward compatibility with existing applications, where this pin may be tied to GND. | | | LED4A / D15 | O / I/O | 41 | LED 4 Indication A | D15 Data Bus | | | | | • Green | "D15" in 16-bit parallel | | | | | <ul> <li>Mainly used for link/activity on network port 1<br/>on the Ethernet<br/>modules.</li> </ul> | mode. | | LED4B / D14 | O / I/O | 42 | LED 4 Indication B | D14 Data Bus | | | | | Yellow or red, depend-<br>ing on network | "D14" in 16-bit parallel mode. | | | | | Mainly used for link/activity on network port 1 on the Ethernet modules (yellow) | | The LED signals are also available on the network connector as active high push/pull signals. Those signals are easier to use for LEDs. Host Interface 15 (78) # 3.2.4 Settings / Sync | Signal Name | Туре | Pin | Description | |------------------------------------------|----------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OM0<br>OM1<br>OM2<br>OM3 (ASITX)<br>(TX) | I<br>I<br>I (Used as OM3<br>during power up) | 32<br>33<br>35<br>52 | Operating Mode Used to select interface and baud rate, see below. | | MIO / SYNC<br>MI1 | 0 0 | 54<br>53 | Module Identification MI0 and MI1 can be used by the host application to determine what type of Anybus CompactCom that is connected. SYNC On networks that support synchronous communication, a periodic synchronization pulse is provided on the SYNC output. The SYNC pulse is also available as a maskable interrupt using the IRQ signal. | | MD0 | 0 | 30 | Module Detection This signal can be used by the host application to determine that an Anybus CompactCom is inserted into the slot, see Module Detection, p. 16. The signal is connected directly to GND on the Anybus CompactCom. | | ASI RX<br>ASI TX | 0 | 51<br>52<br>UART<br>opera-<br>tion:<br>19<br>20 | Black Channel Communication These signals can be connected to a safety module, e.g. to IXXAT Safe T100 to provide a safe channel for black channel communication If not used, pin 51 (for UART operation pin 19) should be pulled to 3V3. | | RX<br>TX | 0 | 51<br>52 | Serial Communications Signals | Host Interface 16 (78) #### **Operating Modes** These inputs select the interface that should be used to exchange data (SPI, stand-alone shift register, parallel or serial) and, if the serial interface option is used, the operating baud rate. The state of these signals is sampled once during startup, i.e. any changes require a reset in order to have effect. | ОМЗ | OM2 | OM1 | OM0 | Operating Mode | |------|------|------|------|----------------------------| | LOW | LOW | LOW | LOW | Reserved | | LOW | LOW | LOW | HIGH | SPI | | LOW | LOW | HIGH | LOW | Stand-alone shift register | | LOW | LOW | HIGH | HIGH | Reserved | | LOW | HIGH | LOW | LOW | Reserved | | LOW | HIGH | LOW | HIGH | Reserved | | LOW | HIGH | HIGH | LOW | Reserved | | LOW | HIGH | HIGH | HIGH | 16-bit parallel | | HIGH | LOW | LOW | LOW | 8-bit parallel | | HIGH | LOW | LOW | HIGH | Serial 19.2 kbps | | HIGH | LOW | HIGH | LOW | Serial 57.6 kbps | | HIGH | LOW | HIGH | HIGH | Serial 115.2 kbps | | HIGH | HIGH | LOW | LOW | Serial 625 kbps | | HIGH | HIGH | LOW | HIGH | Reserved | | HIGH | HIGH | HIGH | LOW | Reserved | | HIGH | HIGH | HIGH | HIGH | Service Mode | $LOW = V_{IL}$ HIGH = VIH These signals must be stable prior to releasing the RESET signal. Failure to observe this may result in faulty behavior. #### **Module Detection** This signal is internally connected to GND, and can be used by the host application to detect whether a module is present or not. When connecting an external pull-up resistor, a low signal indicates that a module is present. If not used, leave this signal unconnected. #### **Module Identification** These signals indicate which type of module that is connected. It is recommended to check the state of these signals before accessing the module. | MI1 | MIO | Module Type | | | | |------|------|-----------------------------|--|--|--| | LOW | LOW | ctive Anybus CompactCom 30 | | | | | LOW | HIGH | assive Anybus CompactCom | | | | | HIGH | LOW | Active Anybus CompactCom 40 | | | | | HIGH | HIGH | Customer specific | | | | $LOW = V_{OL}$ HIGH = V<sub>OH</sub> On modules supporting "SYNC", MI0 is used as a SYNC signal during operation. MI0 should only be sampled by the application during the time period from power up to the end of SETUP state. Host Interface 17 (78) ### 3.2.5 RMII — Reduced Media-Independent Interface In RMII enabled modules, the pins described in the table below are used for the RMII communication. They are set to tristate during startup, making it impossible to indicate e.g. exception during setup. When setup is complete, they are set to inputs/outputs according to the selected mode. See Anybus CompactCom 40 Software Design Guide for more information on mode selection. The 16-bit parallel mode can not be used when RMII is enabled LED status will not be available when RMII is enabled. | Pin | Signal Name | Туре | Notes | |-----|-------------|------|------------------------------------------| | 49 | RXD0 | 0 | - | | 48 | RXD1 | 0 | - | | 47 | RXDV | 0 | - | | 46 | | I | Not used (connect to external pull-down) | | 45 | TXD0 | I | - | | 43 | TXD1 | I | - | | 42 | TXEN | I | - | | 41 | CLK | I | - | # 3.2.6 IRQ (Interrupt Request) | Signal Name | Pin Type | Pin | Description | |-------------|----------|-----|------------------------------------------------| | ĪRQ | 0 | 38 | Interrupt Request Active low interrupt signal. | The use of this signal is optional but highly recommended. Even if the host application lacks interrupt capabilities, it is recommended to connect this signal to an input port to simplify software design. This signal must be pulled to 3V3 on the host application side to prevent spurious interrupts during startup. Host Interface 18 (78) # 3.2.7 RESET (Reset Input) | Signal Name | Pin Type | Pin | Description | | |-------------|----------|-----|---------------------------|--| | RESET | I | 3 | Reset | | | | | | Used to reset the module. | | The master reset input is active low. It must be connected to a host application controllable output pin in order to handle the power up sequence, voltage deviations and to be able to support network reset requests. If the brick is used in stand-alone mode, with no host processor, a separate reset circuit can be used, see *Reset Circuit Example*, *p.* 36. The brick does not feature any internal reset regulation. To establish a reliable interface, the host application is solely responsible for resetting the module when the supply voltage is outside the specified range. #### **Power Up** Powerup time limits are given in the table below: | Symbol | Min. | Max. | Definition | |----------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>A</sub> | - | - | Time until the power supply is stable after power-on; the duration depends on the power supply design of the host application and is thus beyond the scope of this document. | | t <sub>B</sub> | 1 ms | - | Safety margin. | Host Interface 19 (78) #### Restart The reset pulse duration must be at least 10 $\mu s$ in order for the NP40 to properly recognize a reset. Fig. 6 | Symbol | Min. | Max. | Definition | | |--------|-------|------|--------------------|--| | tc | 10 µs | - | Reset pulse width. | | Host Interface 20 (78) # 3.3 Parallel Interface Operation # 3.3.1 General Description The parallel interface is based on an internal memory architecture, that allows the Anybus CompactCom module to be interfaced directly as a memory mapped peripheral. The M40 modules can be configured for 8-bit or 16-bit parallel operation. The access time is 30 ns. Polled operation is possible, but at the cost of an overhead. For increased efficiency, an optional interrupt request signal (IRQ) can relieve the host application from polling for new information, thus increasing the performance. The parallel interface must be enabled using OM[0...3]. # 3.3.2 Pin Usage in 8-bit Parallel Mode The parallel 8-bit interface uses the following signals: | 4<br>5<br>6<br>7 | A0<br>A1 | 1 | A[03]: Mandatory address input signals. | |------------------|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | | | A[05]. Walldatory address input signals. | | | | | | | 7 | A2 | | | | | A3 | | | | 9 | A4 | | | | 10 | A5 | | | | 11 | A6 | | | | 12 | A7 | | | | 13 | A8 | | | | 15 | A9 | | | | 16 | A10 | | | | 17 | A11 | | | | 19 | A12 | | | | 20 | A13 | | | | 31 | D0 | I/O | Standard bidirectional data bus. | | 29 | D1 | | | | 27 | D2 | | | | 26 | D3 | | | | 25 | D4 | | | | 23 | D5 | | | | 22 | D6 | | | | 21 | D7 | | | | 49 | LED1B | 0 | 8-bit mode: LED functionality, see <i>LED Interface</i> , p. 9. | | 48 | LED1A | 0 | | | 47 | LED2B | 0 | | | 46 | LED2A | 0 | | | 45 | LED3B | OD | | | 43 | LED3A | OD | | | 42 | LED4B | 0 | | | 41 | LED4A | 0 | | | 37 | WE | I | Active low write signal or combined read/write signal. | | 39 | ŌĒ | 1 | Bus output enable; enables output on the data bus when low. | | 36 | CS | I | Bus chip select enable; enables parallel access to the module when low. | | 38 | ĪRQ | 0 | Active low Interrupt Request signal. Asserted by the Anybus CompactCom module. | | | | | The use of this signal is optional but highly recommended. Even if the host application lacks interrupt capabilities, it is recommended to connect this signal to an input port to simplify software design. This signal must be pulled to 3V3 on the host application side to prevent spurious interrupts during startup. | | 32<br>33<br>35 | OM0<br>OM1<br>OM2 | I | Operating mode. Connect all three to GND for 8-bit parallel operating mode. For more information see <i>Operating Modes, p. 16</i> . | Host Interface 21 (78) | Pin | Signal Name | Pin Type | Description/Comments | | |----------|-----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 52 | OM3 / ASI TX | O, I | Black channel output. See <i>Black Channel/Safety Interface, p. 51</i> . During startup the pin (with OM[02]) is used to define the ope ating mode of the module. Connect to external pull-up for 8-bit parallel operating mode, see <i>Pin Overview, p. 12</i> . | | | 51 | ASI RX | 1 | Black channel input. Tie to 3V3 if not used.<br>See Black Channel/Safety Interface, p. 51 | | | 54<br>53 | MIO/SYNC<br>MI1 | 0 | See Module Identification, p. 16 | | | 30 | MD0 | 0 | See Module Detection, p. 16 | | | 3 | RESET | 1 | See RESET (Reset Input), p. 18. | | There are no internal pull-up resistors on any of the signals above, except for OM3, which has an internal weak pull-up. # Function Table (CS, WE, OE, D[0...7]) | CS | WE | ŌĒ | D[07]<br>State | Comment | |------|------|------|-----------------------|-------------------------------------------------------------------| | HIGH | X | X | High impedance | Module not selected. | | LOW | LOW | Х | Data Input<br>(Write) | Data on D[07] is written to location selected by address bus. | | LOW | HIGH | LOW | Data Output<br>(Read) | Data from location selected by address bus is available on D[07]. | | LOW | HIGH | HIGH | High impedance | Module is selected, but D[07] is in a high impedance state. | X = don't care $LOW = V_{IL}$ $HIGH = V_{IH}$ Host Interface 22 (78) # 3.3.3 Pin Usage in 16-bit Parallel Mode The parallel 16-bit interface uses the following signals: | Pin | Signal Name | Pin Type | Description/Comments | | |----------|-----------------|----------|---------------------------------------------------------------------------------------------------------------------------------|--| | 5 | A1 | 1 | A[113]: Mandatory address input signals. | | | 6 | A2 | | Selects source/target location. | | | 7<br>9 | A3<br>A4 | | | | | 10 | A5 | | | | | 11 | A6 | | | | | 12 | A7 | | | | | 13 | A8 | | | | | 15 | A9 | | | | | 16<br>17 | A10<br>A11 | | | | | 19 | A12 | | | | | 20 | A13 | | | | | 31 | D0 | I/O | Standard bidirectional data bus. | | | 29 | D1 | | | | | 27<br>26 | D2 | | | | | 26<br>25 | D3<br>D4 | | | | | 23 | D5 | | | | | 22 | D6 | | | | | 21 | D7 | | | | | 49 | D8 | | | | | 48 | D9 | | | | | 47 | D10 | | | | | 46<br>45 | D11<br>D12 | | | | | 43 | D13 | | | | | 42 | D14 | | | | | 41 | D15 | | | | | 4 | WEH | 1 | Write enable high byte. | | | 37 | WEL | 1 | Write enable low byte. | | | 39 | ŌĒ | 1 | Bus output enable; enables output on the data bus when low. | | | 36 | CS | I | Bus chip select enable; enables parallel access to the module when low. | | | 38 | ĪRQ | 0 | Active low Interrupt Request signal. Asserted by the Anybus | | | | | | CompactCom module. The use of this signal is optional but highly recommended. Even | | | | | | if the host application lacks interrupt capabilities, it is recom- | | | | | | mended to connect this signal to an input port to simplify soft- | | | | | | ware design. This signal must be pulled to 3V3 on the host application side to | | | | | | prevent spurious interrupts during startup. | | | 32 | OM0 | 1 | Operating mode. Connect all three to 3V3 for 16-bit parallel op- | | | 33 | OM1 | | erating mode. | | | 35 | OM2 | | For more information see Operating Modes, p. 16 | | | 54<br>53 | MI0/SYNC<br>MI1 | 0 | See Module Identification, p. 16 | | | 52 | OM3 / ASI TX | O, Strap | Black channel output. | | | | | | See Black Channel/Safety Interface, p. 51 | | | | | | During startup the pin (with OM[02]) is used to define the operating mode of the module. Connect to pull-down for 16-bit paral- | | | | | | lel operating mode, see <i>Pin Overview, p. 12</i> . | | | 51 | ASIRX | 1 | Black channel input. Connect to 3V3 if not used. | | | 01 | 7.01100 | | See Black Channel/Safety Interface, p. 51 | | | 30 | MD0 | 0 | See Module Detection, p. 16. | | | 3 | RESET | I | See RESET (Reset Input), p. 18 | | | | | | <u> </u> | | Host Interface 23 (78) The A0 signal is not needed in 16-bit parallel operating mode, as 16 bits are addressed instead of 8 bits. If there is need for writing one byte at the time signals $\overline{\text{WEH}}$ and $\overline{\text{WEL}}$ can be used to enable writing to the high or low byte respectively. If both are enabled both bytes are written. # Function Table (CS, WEL, WEH, OE, D[0...15]) | CS | WEL | WEH | OE | D[015] State | Comment | |------|------|------|------|--------------------|-----------------------------------------------------------------------------| | HIGH | Х | Х | Х | High impedance | Module not selected. | | LOW | LOW | HIGH | Х | Data Input (Write) | Data on D[07] is written to low byte of location selected by address bus. | | LOW | HIGH | LOW | X | Data Input (Write) | Data on D[815] is written to high byte of location selected by address bus. | | LOW | LOW | LOW | Х | Data Input (Write) | Data on D[015] is written to location selected by address bus. | | LOW | HIGH | HIGH | LOW | Data Output (Read) | Data from location selected by address bus is available on D[015]. | | LOW | HIGH | HIGH | HIGH | High impedance | Module is selected, but D[015] is in a high impedance state. | X = don't care $LOW = V_{IL}$ HIGH = V<sub>IH</sub> Host Interface 24 (78) # 3.3.4 Memory Access Read Timing The $\overline{\text{WE}}$ input signal must remain high during a read access. The timing diagram shows a burst read, but the timing applies for a single read as well. The Anybus CompactCom B40-1 has no setup or hold timing requirements on the address bus relative to $\overline{\text{CS}}$ during read operations. The only limitation on read setup and hold times is that the pingpong and powerup interrupt will be acknowledged if all address lines are high for 10-15 ns or more while $\overline{\text{CS}}$ is low. Fig. 7 | Symbol | Parameter | Min (ns) | Max (ns) | |--------|------------------------------------------|----------|----------| | tRC | Read cycle time | 30 | - | | tAA | Address valid to Data valid | - | 30 | | tACS | CS low to Data valid | - | 30 | | tAR | OE low to Data valid | - | 15 | | tHZ | CS or OE high to output reached tristate | - | 15 | | tDH | Data hold time | 0 | - | Host Interface 25 (78) ### 3.3.5 Memory Access Write Timing It doesn't matter if the $\overline{OE}$ signal is low or high as long as $\overline{WE}$ is active (low). In 16 bit mode, the timing requirements of $\overline{WE}$ applies to both $\overline{WEL}$ and $\overline{WEH}$ . The timing diagrams show a burst write but the timing applies for a single write as well. The first diagram shows write enable controlled write timing and the second shows chip select controlled write timing. Fig. 8 Fig. 9 | Symbol | Parameter | Min (ns) | Max (ns) | |--------|-----------------------------------|----------|----------| | tWC | Write cycle time | 30 | - | | tAS | Address valid before End-of-Write | 15 | - | | tAH | Address valid after End-of-Write | 0 | - | | tWP | CS and WE low pulse width | 15 | - | | tDS | Data valid before End-of-Write | 15 | - | | tDH | Data valid after End-of-Write | 0 | - | | tWR | Write recovery time | 10 | - | Host Interface 26 (78) # 3.4 SPI Operation # 3.4.1 General Description The SPI (Serial Peripheral Interface) bus is a synchronous serial data link standard which operates in full duplex mode. The SPI interface is activated using the OM[0...3] inputs. See *Operating Modes*, p. 16. # 3.4.2 Pin Usage in SPI Mode Presented below is an overview of all pins except GND and 3V3. | Pin | Signal Name | Туре | Description/Comments | |----------------------------------------------|------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>5<br>6<br>7<br>9<br>10<br>11<br>12 | DIP1_0<br>DIP1_1<br>DIP1_2<br>DIP1_3<br>DIP1_4<br>DIP1_5<br>DIP1_6<br>DIP1_7 | | DIP switch. Usage defined by application. Readable through attribute #14 (Switch status) in Anybus Object, instance #1. Tie to GND if not used. | | 13 | SS | 1 | Slave select. Active low. | | 15 | SCLK | I | Serial Clock Input | | 16 | MISO | 0 | Master input, slave output. Input to the master's shift register, and output from the slave's shift register. | | 17 | MOSI | 1 | Master output, slave input. Output from the master's shift register, and input to the slave's shift register. | | 19<br>20 | (not used) | I<br>O, I | Tie to 3V3. | | 31<br>29<br>27<br>26<br>25<br>23<br>22<br>21 | DIP2_0 DIP2_1 DIP2_2 DIP2_3 DIP2_4 DIP2_5 DIP2_6 DIP2_7 | | DIP switch. Usage defined by application. Readable through attribute #14 (Switch status) in Anybus Object, instance #1. Tie to GND if not used. | | 49<br>48<br>47<br>46<br>45<br>43<br>42<br>41 | LED1B LED1A LED2B LED2A LED3B LED3A LED4B LED4A | O<br>O<br>O<br>O<br>OD<br>OD<br>OD | LED interface. Gives access to LED indications. For more information, see <i>LED Interface / D8–D15 (Data Bus)</i> , p. 14". | | 37<br>39<br>36 | (not used) | I | Tie to 3V3. | | 38 | ĪRQ | 0 | Active low Interrupt Request signal. Asserted by the Anybus CompactCom module. The use of this signal is optional but highly recommended. Even if the host application lacks interrupt capabilities, it is recommended to connect this signal to an input port to improve the startup time. This signal must be pulled to 3V3 on the host application side to prevent spurious interrupts during startup. | | 32<br>33<br>35 | OM0<br>OM1<br>OM2 | I | Operating mode [OM2, OM1, OM0]: 0,0,1 for SPI operating mode. For more information see <i>Operating Modes, p. 16</i> | | 52 | OM3 / ASI TX | O, Strap | Black channel output. See <i>Black Channel/Safety Interface</i> , p. 51 During startup the pin (with OM[02]) is used to define the operating mode of the module. Connect to external pull-down for SPI operating mode,see <i>Pin Overview</i> , p. 12. | Host Interface 27 (78) | 51 | ASI RX | I | Black channel input. Connect to 3V3 if not used.<br>See Black Channel/Safety Interface, p. 51 | |----------|-----------------|---|-----------------------------------------------------------------------------------------------| | 54<br>53 | MI0/SYNC<br>MI1 | 0 | See Module Identification, p. 16 | | 30 | MD | 0 | See Module Detection, p. 16 | | 3 | RESET | 1 | See RESET (Reset Input), p. 18 | # 3.4.3 SPI Interface Signals The SPI interface option uses three (optionally four) signals: | Signal | Description | |--------|---------------------------------------------------------------------------------------------------------------| | SCLK | Serial Clock Input | | MOSI | Master output, slave input. Output from the master's shift register, and input to the slave's shift register. | | MISO | Master input, slave output. Input to the master's shift register, and output from the slave's shift register. | | SS | Slave Select (optional) | For increased efficiency, the interrupt request signal $(\overline{IRQ})$ is also available, allowing the host application to service the Anybus CompactCom module only when necessary. Host Interface 28 (78) #### 4-Wire Mode In 4-wire mode the $\overline{SS}$ signal is used to indicate the start and stop of an SPI transfer. In this mode the SCLK signal is allowed to be either idle high or idle low. This mode also allows multiple SPI slaves on the same SPI bus, since Anybus CompactCom MISO is tri-stated when $\overline{SS}$ is high. #### A 4-wire diagram example: Fig. 10 Fig. 11 | Item | Description | Min Value | Max Value | |---------|--------------------------------------------------|-----------|-----------| | tSU | MOSI setup before SCK rising edge | 10 ns | - | | tHD | MOSI hold after SCK rising edge | 10 ns | - | | tDO | MISO change after SCK falling edge | 0 ns | 20 ns | | tCL | SCK low period | 20 ns | - | | tCH | SCK high period | 20 ns | - | | tCL+tCH | SCLK period. Max. frequency supported is 20 MHz. | 50 ns | - | | tCSS | SS setup before first SCLK rising edge. | 20ns | - | | tCSH | SS hold after last SCLK rising edge. | 20ns | - | | tCSLZ | MISO valid after falling edge of SS. | - | 20ns | | tCSHZ | MISO high-Z after rising edge of SS. | - | 20ns | Host Interface 29 (78) #### 3-Wire Mode In 3-wire mode the $\overline{SS}$ signal must be tied low permanently, and the SCLK signal must be idle high. Multiple SPI slaves on the same bus are not possible in this mode. The module detects start and stop of a transfer by monitoring SCLK activity. There must be an idle period of at least 10 µs between two transfers in this mode, and the SCLK signal must never remain high for more than 5 µs during a transfer. A 3-wire diagram example. Fig. 12 SPI diagram and bit timing for 3-wire mode. Fig. 13 | Item | Description | Min Value | Max Value | |---------|------------------------------------------------|-----------|-----------| | tSU | MOSI setup before SCK rising edge | 10 ns | - | | tHD | MOSI hold after SCK rising edge | 10 ns | - | | tDO | MISO change after SCK falling edge | 0 ns | 20 ns | | tCL | SCK low period | 20 ns | - | | tCH | SCK high period | 20 ns | - | | tCL+tCH | SCK period Max. frequency supported is 20 MHz. | 50 ns | - | #### **SPI Frame Format** Fig. 14 The bytes are transmitted with the most significant bit first. The byte order for non-byte frame elements is typically little endian. This means that the least significant byte is transmitted first. The CRC32 checksum is an exception as it is transmitted in big endian byte order (most significant byte first). Host Interface 30 (78) # 3.5 Stand-alone Shift Register #### 3.5.1 General Information In this mode the Anybus CompactCom B40-1 operates stand-alone, with no host processor. Process data is communicated to shift registers on the host. The Anybus CompactCom B40-1 supports up to 32 registers in each direction, for a total of 256 bits of data. Fig. 15 Even though the Anybus CompactCom B40-1 operates stand-alone, it is still possible to set host application attributes, via the use of the virtual attributes list. Some attributes are mandatory to implement in order to pass conformance test. See the Virtual Attributes section in the Anybus CompactCom 40 Software Design Guide for more information. The Anybus CompactCom B40-1 will automatically detect the number of connected input and output shift registers. Every shift register will be represented by one UINT8 ADI. The input ADIs will be named "Input 0", "Input 1", etc. The output ADIs will be named "Output 0", "Output 1", etc. Bits are clocked out/in MSB first, on the positive side of CLK. An active low load signal $(\overline{LD})$ loads all shift registers before and after a transfer. Fig. 16 A fifth signal, PA, is high when the module is in active state, and low when the module is not. This signal can be used by the application to clear/set the output shift registers to default values when the module is not in active state. Host Interface 31 (78) # 3.5.2 Pin Usage in Stand-Alone Shift Register Mode Presented below is an overview of all pins except GND and $V_{\text{DD}}$ . | Pin | Signal Name | Туре | Description/Comments | | |----------------------------------------------|------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 4<br>5<br>6<br>7<br>9<br>10<br>11<br>12 | DIP1_0<br>DIP1_1<br>DIP1_2<br>DIP1_3<br>DIP1_4<br>DIP1_5<br>DIP1_6<br>DIP1_7 | <br> <br> <br> <br> <br> | DIP switch node address / IP address. See DIP1 and DIP2 Pins Usage, p. 32. | | | 13 | LD | 0 | Shift register load. | | | 15 | SCLK | 0 | Clock output. | | | 16 | DO | 0 | Serial data output to shift registers. | | | 17 | DI | I | Serial data input from shift registers. | | | 19 | (not used) | - | Leave unconnected | | | 20 | (not used) | - | Leave unconnected | | | 31<br>29<br>27<br>26<br>25<br>23<br>22<br>21 | DIP2_0<br>DIP2_1<br>DIP2_2<br>DIP2_3<br>DIP2_4<br>DIP2_5<br>DIP2_6<br>DIP2_7 | <br> <br> <br> <br> <br> | DIP switch baud rate / Device ID / station name. See DIP1 and DIP2 Pins Usage, p. 32. | | | 49<br>48<br>47<br>46<br>45<br>43<br>42<br>41 | LED1B<br>LED1A<br>LED2B<br>LED2A<br>LED3B<br>LED3A<br>LED4B<br>LED4A | O<br>O<br>O<br>O<br>OD<br>OD<br>O<br>O | LED interface. Gives access to LED indications. For more information, see <i>LED Interface / D8–D15 (Data Bus)</i> , p. 14. | | | 37 | СТ | I | Center tap signal for shift register mode. The number of connected input and output shift registers will be detected using this signal. | | | 38 | PA | 0 | Process active signal for shift register mode. In a PROFINET shift register stand-alone application, the PA signal must be used to clear outputs, when the Anybus Compact-Com B40-1 is not in state PROCESS ACTIVE. Otherwise it will not be possible to certify the final product. See the Anybus CompactCom 40 PROFINET IRT Network Guide for more information. | | | 39 | (not used) | - | Leave unconnected. | | | 36 | (not used) | - | Leave unconnected. | | | 51 | ASIRX | I | Black channel input. Connect to 3V3 if not used. See Black Channel/Safety Interface, p. 51 | | | 52 | ASI TX / OM3 | O, Strap | Black channel output. See <i>Black Channel/Safety Interface</i> , p. 51 During startup the pin (with OM[02]) is used to define the operating mode of the module. Connect to external pull-down for shift register operating mode, see <i>Pin Overview</i> , p. 12. | | | 32<br>33<br>35 | OM0<br>OM1<br>OM2 | I | Operating mode [OM2, OM1, OM0]: 0,1,0 for shift register operating mode. For more information see Operating Modes, p. 16. | | | 54<br>53 | MI0/SYNC<br>MI1 | 0 | See Module Identification, p. 16. | | | 30 | MD | 0 | See Module Detection, p. 16. | | | 3 | RESET | I | SeeRESET (Reset Input), p. 18 | | Host Interface 32 (78) #### **DIP1 and DIP2 Pins Usage** The use of the DIP1 and DIP2 pins is network specific. If used, they will be read during SETUP state. Thereafter, DIP switch changes will be sampled and written to the Network Configuration Object every 0.5 seconds. DIP1 is linked to the Network Configuration Object, instance 1 (node address) or instance 3 (IP address). DIP2 is linked to the Network Configuration Object, instance 2 (baud rate) or instance 1 (Device ID, EtherCAT), or, in the case of PROFINET, linked to the PROFINET IO Object, instance 1, attribute 24. See Network Configuration Object (04h) in the Anybus CompactCom 40 Software Design Guide for more information. | Network | DIP1 (linked to Network Configuration Object) | DIP2 | Notes | | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DeviceNet | 0 - 63 (Instance 1: Node address) | Value: 0 - 3 (Network<br>Configuration Object, In-<br>stance 2: Baud Rate) | DIP2: Network Configuration Object, Instance 2: Baud Rate (125 kbps, 250 kbps, 500 kbps, Auto) | | | EtherCAT | 1 - 254 (Instance 3: IP address) | 0 - 255 (Network Configuration Object, Instance 1: Device ID) | If DIP1 is set to 0, saved values<br>from instances 3 - 6 are used. If<br>DIP1 is set to 255, DHCP is used | | | EtherNet/IP | 1 - 254 (Instance 3: IP address) | Not used | for all settings. The DIP switches set the last byte of the IP address. Virtual at- | | | Modbus-TCP | 1 - 254 (Instance 3: IP address) | Not used | byte of the IP address. Virtual attributes are used to configure the remaining part the IP address, as well as the subnetmask (Network Configuration Object, instance 4) and the gateway (instance 5). | | | Common<br>Ethernet | 1 - 254 (Instance 3: IP address) | Not used | | | | Ethernet<br>POWERLINK | NMT_CS_BASIC_<br>ETHERNET:<br>1 - 254 (Instance 3: IP<br>address)<br>NMT_CS_EPL_MODE:<br>1 - 239 (Instance 1: Node<br>address) | Not used | If no POWERLINK traffic is seen at startup the module will enter the NMT_CS_BASIC_ETHER-NET state after 5 seconds. In this state DIP1 is used for the IP address. As soon as the module detects POWERLINK traffic it will enter the NMT_CS_EPL_MODE super state. In this state DIP1 is used as the POWERLINK node address. In the NMT_CS_EPL_MODE state the IP address of the module is fixed to 192.168.100. yyy where yyy is the node address. Note that IT functionality can be disabled in the POWERLINK host application object. If that is done DIP1 is never used for the IP address. | | | PROFIBUS | 0 - 126 (Instance 1: Node address) | Not used | - | | Host Interface 33 (78) | Network | DIP1 (linked to Network Configuration Object) | DIP2 | Notes | |------------------|-----------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PROFINET | 1 - 254 (Instance 3: IP address) | Value: 1 — 255 (PROFINET IO object, Instance 1, attribute 24) | If DIP1 is set to 0, saved values from instances 3 - 6 are used. If DIP1 is set to 255, DHCP is used for all settings. The DIP1 to switches set the last byte of the IP address. Virtual attributes are used to configure the remaining part the IP address, as well as the subnetmask (Network Configuration Object, instance 4) and the gateway (instance 5). If DIP2 is set to 0, the value saved in the non volatile memory will be used. The DIP2 switches set the last three digits of the station name. see the Anybus CompactCom 40 PROFINET IRT Network Guide. | | CC-Link | 1 - 64 (Instance 1: Node address). | Value: 0 - 4 (Network<br>Configuration Object, In-<br>stance 2: Baud Rate) | DIP1: Depending on number of stations used. An invalid value will generate a NACK on Setup Complete. DIP2: Network Configuration Object, Instance 2: Baud Rate (156 kbps, 625 kbps, 2.5 Mbps, 5 Mbps, 10 Mbps) | | CC-Link IE Field | 1 - 120 (Instance 1: Station Number). | 1 - 239 (Instance 3: Network Number). | - | | BACnet/IP | 1 - 254 (Instance 3: IP address) | Not used | - | Unused DIP pins should be connected to ground (GND). External pull-down resistors are needed if DIP switches are connected to the DIP1 and DIP2 pins, see *DIP Switches Example*, *p.* 36. Host Interface 34 (78) ### **3.5.3** Timing The Anybus CompactCom B40-1 operates in 12.5 MHz in shift register mode. ### **Timing Diagram** Abbreviations from the diagram above, explained, and timing details: | Item | Description | Min Value | |-----------|------------------------------------|-----------| | tSUO | DO setup before SCK rising edge | 20 ns | | tHDO | DO hold after SCK rising edge | 20 ns | | tSUI | DI/CT setup before SCK rising edge | 10 ns | | tHDI | DI/CT hold after SCK rising edge | 0 ns | | tCH | SCK high period | 35 ns | | tCL | SCK low period | 35 ns | | tCH + tCL | SCK period | 78 ns | The idle time between two transfers, i.e. when the $\overline{LD}$ signal is low, is at least 1 $\mu s$ . The cycle time range is typically 160 $\mu s$ to 200 $\mu s$ . However it is highly module and network dependent, and may differ from the defined range. Host Interface 35 (78) ## 3.5.4 Basic Shift Register Circuit The schematic below illustrates a basic shift register circuit. Fig. 18 Host Interface 36 (78) ### 3.5.5 Reset Circuit Example The reset circuit example in the figure, is a common 3.3~V supervisor. The main usage is to obtain a defined reset release delay after the voltage is switched on. The power supply has to provide a stable voltage within the interval 3.15-3.45~V Fig. 19 ### 3.5.6 DIP Switches Example Pull-down resistors are necessary if DIP switches are connected to the DIP inputs. Fig. 20 Host Interface 37 (78) ## 3.6 UART Operation ### 3.6.1 General Description The serial interface is a common asynchronous serial interface, which can easily be interfaced directly to a microcontroller or UART. It is provided for backward compatibility with the Anybus CompactCom 30 series. The serial interface is activated using the OM[0...3] inputs, which also are used to select the operating baud rate, see *Operating Modes*, p. 16. Other communication settings are fixed to the following values: Data bits: 8 Parity: None Stop bits: 1 Communication settings are fixed to asynchronous, 8-N-1, with bit order LSB first and without hardware flow control signals. It is not possible to build a synchronous application in this mode. Host Interface 38 (78) ## 3.6.2 Pin Usage in Serial Mode Presented below is an overview of all pins except GND and 3V3 | Pin | Signal Name | Pin Type | Description/Comments | |-----|-------------|----------|-----------------------------------------------------------------| | 4 | DIP1_0 | 1 | DIP switch. Usage defined by application. | | 5 | DIP1_1 | 1 | Readable through attribute #14 (Switch status) in Anybus Ob- | | 6 | DIP1_2 | 1 | ject, instance #1. | | 7 | DIP1_3 | 1 | Connect directly to GND if not used. | | 9 | DIP1_4 | 1 | | | 10 | DIP1_5 | 1 | | | 11 | DIP1_6 | 1 | | | 12 | DIP1_7 | 1 | | | 13 | (not used) | 1 | Connect directly to GND | | 15 | | 1 | | | 16 | | O,I | | | 17 | (not used) | 1 | Connect directly to 3V3. | | 19 | ASI RX | 1 | See Black Channel/Safety Interface, p. 51 | | | | | If not used, connect directly to 3V3. | | 20 | ASI TX | 0 | See Black Channel/Safety Interface, p. 51 | | | | | If not used, leave unconnected. | | 31 | DIP2_0 | 1 | DIP switch. Usage defined by application. | | 29 | DIP2_1 | 1 | Readable through attribute #14 (Switch status) in Anybus Ob- | | 27 | DIP2_2 | 1 | ject, instance #1. | | 26 | DIP2_3 | 1 | Connect directly to GND if not used. | | 25 | DIP2_4 | 1 | | | 23 | DIP2_5 | 1 | | | 22 | DIP2_6 | 1 | | | 21 | DIP2_7 | 1 | | | 49 | LED1B | 0 | LED interface. Gives access to LED indications. For more infor- | | 48 | LED1A | 0 | mation, LED Interface / D8–D15 (Data Bus), p. 14. | | 47 | LED2B | 0 | When not used, LED1A, LED1B, LED2A, LED2B, LED4A and | | 46 | LED2A | 0 | LED4B can be left unconnected. | | 45 | LED3B | OD | LED3A and LED3B are open-drain outputs and should, if not | | 43 | LED3A | OD | used, be pulled either to GND or to 3V3, depending on | | 42 | LED4B | 0 | application. | | 41 | LED4A | 0 | | | 37 | (not used) | 1 | Connect directly to 3V3. | | 39 | | 1 | | | 36 | | 1 | | | 38 | (not used) | 0 | Leave unconnected | | 51 | RX | 1 | Receive Input | | | | | Direction: Host application -> CompactCom | | | | | Idle state = High | | | | | - Iuic state - High | Host Interface 39 (78) | Pin | Signal Name | Pin Type | Description | n/Comments | |----------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | 52 | TX / OM3 | O, I | Transmit Output | | | | | | Direction | on: CompactCom -> Host application | | | | | Idle sta | te = High | | | | | This pin doubles as OM3 strapping input on Anybus Con Com M40 modules. Connect a pull-up resistor on the app for this pin in serial mode. | | | 32 | 2 OM0 I | | Operating m | node [OM2, OM1, OM0]: | | 33<br>35 | OM1<br>OM2 | | 001 | Serial 19.2 kbps | | 33 | OIVIZ | | 010 | Serial 57.6 kbps | | | | | 011 | Serial 115.2 kbps | | | | | 100 | Serial 625 kbps | | | | | For more in | formation see Operating Modes, p. 16. | | 54<br>53 | MI0/SYNC<br>MI1 | 0 | See Module Identification, p. 16 | | | 30 | MD0 | 0 | See Module Detection, p. 16 | | | 3 | RESET | 1 | See RESET | (Reset Input), p. 18 | It is important to connect all signals correctly for proper functioning of the serial interface. ### 3.6.3 Baud Rate Accuracy As with most asynchronous communication devices, the actual baud rate used on the Anybus CompactCom may differ slightly from the ideal baud rate. The baud rate error of the module is less than $\pm 1.5\%$ . For proper operation, it is recommended that the baud rate accuracy in the host application lies within $\pm 1.5\%$ from the ideal value. Network Connector 40 (78) ## 4 Network Connector The network connector provides network access to the brick. Fig. 21 The signals from the brick network connector can be directly routed to the (optional) connector board, which carries a network connector(s) identical or similar to the ones on the corresponding Anybus CompactCom M40 module. Examples on how to design the network access circuitry, when not using the connector board, are shown in *Design Examples, Network Interface, p. 74*. The brick has a standard 1.27 mm 52 pin header surface mounted to the bottom side of the board as network interface. Fig. 22 The pictures shows the pinning of the corresponding network connector on the host application board, seen from the top. Network Connector 41 (78) Fig. 23 ### 4.1 Overview Depending on network, the pins have different names and different functionality. Presented below is an overview of all pins except GND and 3V3. More detailed descriptions of the signals are described for each network/fieldbus version later in this section (4). Network Connector 42 (78) | Pin | Signal Name | | | | | |-----|---------------------------------|-------------------------------------------|-----------|----------|----------| | | Ethernet based networks, Copper | Ethernet based net-<br>works, fiber optic | DeviceNet | PROFIBUS | CC-Link | | 3 | B_1P | B_RXP | | | | | 4 | B_1CEN | B_SDA | | | | | 5 | B_1N | B_RXN | | | | | 7 | B_2P | B_SDP | | | | | 8 | B_2CEN | B_SCL | | | | | 9 | B_2N | B_SDN | | | | | 11 | B_3P | B_TXEN | | | | | 12 | B_3CEN | | | | | | 13 | B_3N | B_XDIS | | | | | 15 | B_4P | B_TXP | | | | | 16 | B_4CEN | | | | | | 17 | B_4N | B_TXN | | | | | 19 | NW_LED4B | NW_LED4B | NW_LED4B | NW_LED4B | NW_LED4B | | 20 | NW_LED4A | NW_LED4A | NW_LED4A | NW_LED4A | NW_LED4A | | 21 | NW_LED3B | NW_LED3B | NW_LED3B | NW_LED3B | NW_LED3B | | 22 | NW_LED3A | NW_LED3A | NW_LED3A | NW_LED3A | NW_LED3A | | 23 | NW_LED2B | NW_LED2B | NW_LED2B | NW_LED2B | NW_LED2B | | 24 | NW_LED2A | NW_LED2A | NW_LED2A | NW_LED2A | NW_LED2A | | 25 | NW_LED1B | NW_LED1B | NW_LED1B | NW_LED1B | NW_LED1B | | 26 | NW_LED1A | NW_LED1A | NW_LED1A | NW_LED1A | NW_LED1A | | 29 | A_1P | A_RXP | | | | | 30 | A_1CEN | A_SDA | | | | | 31 | A_1N | A_RXN | | | | | 33 | A_2P | A_SDP | | | | | 34 | A_2CEN | A_SCL | | | | | 35 | A_2N | A_SDN | | | | | 37 | A_3P | A_TXEN | | | | | 38 | A_3CEN | | | | | | 39 | A_3N | A_TXDIS | | | | | 41 | A_4P | A_TXP | | | | | 42 | A_4CEN | | | | | | 43 | A_4N | A_TXN | | | | | 45 | | | C_TX | C_TX | C_TX | | 46 | | | C_RX | C_RX | C_RX | | 47 | | | | C_TXEN | C_TXEN | | 48 | | | C_BUSP_N | | | | 49 | | | GATE1 | GATE1 | GATE1 | | 50 | | | GATE2 | GATE2 | GATE2 | At the moment the following copper wired Ethernet protocols are available: EtherNet/IP, PROFINET IRT, Ethernet POWERLINK, EtherCAT, Modbus-TCP, CC-Link IE Field and BACnet/IP. At the moment the following fiber optical Ethernet protocol is available: PROFINET IRT. The speed of all of these protocols are 100 Mb/s (using signal pairs 1-2 of each port), except CC-Link IE Field which is 1 Gb/s (using signal pairs 1–4 of each port). The LED signals are active high and should be connected to respective LED via a resistor. The pin types of the connector are defined in *PIN Types*, *p.* 5. The pin types are specified for each network type on the following pages. Network Connector 43 (78) ## 4.2 Power Supply Pins | Signal Name | Туре | Pin No. | Description | |-------------|-------|------------------------------------------------------|-------------------------------------------| | GND | Power | 2, 6, 10,<br>14, 18,<br>28, 32,<br>36, 40,<br>44, 52 | Ground Power and signal ground reference. | | 3V3 | Power | 1, 27, 51 | 3.3 V power supply. | ### 4.3 How to Connect Unused Network Connector Pins For Ethernet versions of the Anybus CompactCom B40-1 it is recommended to terminate Ethernet signals in the network interface if one of the Ethernet ports is unused. For the 10/100 Mb/s hardware version it is sufficient to terminate pair no. 1 and 2, for the port of concern, while for the 1 Gb/s hardware version this has to be done for pair no. 1, 2, 3, and 4. Fig. 24 Unused fibre optic connector pins should be connected as follows: - 100R between TXP and TXN - 820R between SDN and 3V3, resulting in 2 V on SDN - 1k5 between SDP and 3V3, resulting in 1.5 V on SDP- Indicates that no signal is received. A signal amplitude of 0.5 V is appropriate. - 4k7 between SCL and 3V3 - 4k7 between SDA and 3V3 Other network signals may be left floating when not used. Network Connector 44 (78) ## 4.4 Ethernet Based Networks (Copper) The industrial networks, that use Ethernet for communication, share the same hardware design. However, the firmware downloaded to the brick is different depending on network. Physically they use the same set of pins in a similar way. Bricks are available for the following Ethernet based networks: EtherNet/IP, EtherCAT. PROFINET, Ethernet POWERLINK, CC-Link IE Field and Modbus TCP. The brick supports dual network ports, signal group A should be connected to the left port (port 1) and signal group B to the right port (port 2) on the connector board, looking at the front, see Connector Board for Copper Based Ethernet, p. 55 For EtherCAT, signal group A is used for the IN port and signal group B is used for the OUT port. | Signal<br>Group | Signal Name | Туре | Pin | Description | |-----------------|-------------|-------|-----|----------------------------------------------------------------| | В | B_1P | I/O | 3 | First pair, positive signal | | | B_1CEN | Power | 4 | Center tap voltage for first pair | | | B_1N | I/O | 5 | First pair, negative signal | | | B_2P | I/O | 7 | Second pair, positive signal | | | B_2CEN | Power | 8 | Center tap voltage for second pair | | | B_2N | I/O | 9 | Second pair, negative signal | | | B_3P | I/O | 11 | Third pair, positive signal. Used for Gigabit Ethernet. | | | B_3CEN | Power | 12 | Center tap voltage for third pair. Used for Gigabit Ethernet. | | | B_3N | I/O | 13 | Third pair, negative signal. Used for Gigabit Ethernet. | | | B_4P | I/O | 15 | Fourth pair, positive signal. Used for Gigabit Ethernet. | | | B_4CEN | Power | 16 | Center tap voltage for fourth pair. Used for Gigabit Ethernet. | | | B_4N | I/O | 17 | Forth pair, negative signal. Used for Gigabit Ethernet. | | Α | A_1P | I/O | 29 | First pair, positive signal | | | A_1CEN | Power | 30 | Center tap voltage for first pair | | | A_1N | I/O | 31 | First pair, negative signal | | | A_2P | I/O | 33 | Second pair, positive signal | | | A_2CEN | Power | 34 | Center tap voltage for second pair | | | A_2N | I/O | 35 | Second pair, negative signal | | | A_3P | I/O | 37 | Third pair, positive signal. Used for Gigabit Ethernet. | | | A_3CEN | Power | 38 | Center tap voltage for third pair. Used for Gigabit Ethernet. | | | A_3N | I/O | 39 | Third pair, negative signal. Used for Gigabit Ethernet. | | | A_4P | I/O | 41 | Fourth pair, positive signal. Used for Gigabit Ethernet. | | | A_4CEN | Power | 42 | Center tap voltage for fourth pair. Used for Gigabit Ethernet. | | | A_4N | I/O | 43 | Forth pair, negative signal. Used for Gigabit Ethernet. | Network Connector 45 (78) ### 4.5 Ethernet Fiber Optic Networks Ethernet fiber optic networks use more or less the same pins as copper based Ethernet networks. The brick supports PROFINET fiber optic network (PROFINET IRT). The brick supports dual network ports, signal group A is be connected to the left port (port 1) and signal group B to the right port (port 2)on the connector board, looking at the front, see *Connector Board for Fiber Optic Ethernet*, p. 56. If the Anybus CompactCom B40 connector board is not to be used, please study the design requirements for the Rx and SD channels, see *Rx Channel Design Requirements*, *p. 45* and *SD Channel Design Requirements*, *p. 46*. Furthermore, fiber optic connectors without metal are preferred in order to minimize EMC disturbance. | Signal<br>Group | Signal Name | Туре | Pin | Description | |-----------------|-------------|------|-----|-------------------------------------------------------| | В | B_RXP | I | 3 | Rx, LVPECL positive signal | | | B_SDA | I/O | 4 | SDA, I2C data | | | B_RXN | I | 5 | Rx, LVPECL negative signal | | | B_SDP | I | 7 | Signal Detect, LVPECL positive signal | | | B_SCL | I/O | 8 | SCL, I2C clock | | | B_SDN | I | 9 | Signal Detect, LVPECL negative signal | | | B_TXEN | 0 | 11 | Tx enable TXEN is implemented as the inverse to TXDIS | | | B_TXDIS | 0 | 13 | Tx disable | | | B_TXP | 0 | 15 | Tx, LVPECL positive signal | | | B_TXN | 0 | 17 | Tx, LVPECL negative signal | | A | A_RXP | I | 29 | Rx, LVPECL positive signal | | | A_SDA | I/O | 30 | SDA, I2C data | | | A_RXN | I | 31 | Rx, LVPECL negative signal | | | A_SDP | I | 33 | Signal Detect, LVPECL positive signal | | | A_SCL | I/O | 34 | SCL, I2C clock | | | A_SDN | I | 35 | Signal Detect, LVPECL negative signal | | | A_TXEN | 0 | 37 | Tx enable TXEN is implemented as the inverse to TXDIS | | | A_TXDIS | 0 | 39 | Tx disable | | | A_TXP | 0 | 41 | Tx, LVPECL positive signal | | | A_TXN | 0 | 43 | Tx, LVPECL negative signal | The differential signals Rx and Tx should be routed as differential pairs with a characteristic impedance of $100 \Omega$ differentially. ### 4.5.1 Rx Channel Design Requirements The Rx channel is designed for an optical transceiver output that has an AC coupled 100 $\Omega$ differential signal with 100-1000 mV amplitude, e.g. LVPECL (low voltage positive emitter coupled logic). Each line is terminated with 50 $\Omega$ to a common point with a potential of 1.2 V on the brick. If a transceiver with a DC coupled output is used, series capacitors are needed to obtain desired signal levels for the brick. Below is a figure describing three different options to connect a transceiver output to an Rx channel on the brick: Network Connector 46 (78) Fig. 25 The AC coupling capacitors typically have a value of 100 nF. Resistors draining bias current typically have a value of 150 $\Omega$ . ### 4.5.2 SD Channel Design Requirements The SD (signal detect) channel is designed for a transceiver output that has a DC coupled differential output with 100-1000 mV amplitude. If a transceiver with LVTTL/LVCMOS output is used, the signal needs to be conditioned using a few resistors, to obtain desired signal levels for the brick. Each line is pulled to GND by a 1.27 k $\Omega$ resistor on the brick. Even if the transceiver has a single ended output and the other line is at a fixed reference potential, it is recommended to route SDN and SDP side by side all the way to the signal conditioning resistors. This will give the interference, collected by the transmission line, common mode characteristics, and it can thus be ignored by the differential input, instead of becoming a differential mode interference that would corrupt the signal. Below is a figure describing three different ways to connect a transceiver output to an SD channel of the brick: Fig. 26 In case a and case b, additional pull-down resistors will be required if the LVPECL outputs require a certain bias current (> 1 mA) to function. Network Connector 47 (78) ### 4.6 DeviceNet The Anybus CompactCom B40-1 DeviceNet communication interface uses the following pins: | Signal Name | Type | Pin | Description | |-------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C_TX | 0 | 45 | Tx | | C_RX | I | 46 | Rx | | C_BUSP_N | 1 | 48 | Bus power detection. Active low | | GATE1 | 0 | 49 | Low voltage MOS gate driver. For fieldbus isolated DC supply circuitry. The signals should preferably be routed to the connector board for future compatitibility, but for DeviceNet, the isolated circuitry is generally supplied by the bus power. | | GATE2 | 0 | 50 | | For mechanical drawing of the applicable connector board see: *Connector Board for CC-Link and DeviceNet*, p. 57 ### 4.7 PROFIBUS The Anybus CompactCom B40-1 PROFIBUS DP-V1 communication interface uses the following pins: | Signal Name | Type | Pin | Description | |-------------|------|-----|-------------------------------------------------------------------------| | C_TX | 0 | 45 | Tx | | C_RX | 1 | 46 | Rx | | C_TXEN | 0 | 47 | TxEnable | | GATE1 | 0 | 49 | Low voltage MOS gate driver. For fieldbus isolated DC supply circuitry. | | GATE2 | 0 | 50 | Low voltage MOS gate driver. For fieldbus isolated DC supply circuitry. | For mechanical drawing of the applicable connector board see: *Connector Board for PROFI-BUS*, *p. 54* for information about the optional connector board. ### 4.8 CC-Link The Anybus CompactCom B40-1 CC-Link communication interface uses the following pins: | Signal Name | Type | Pin | Description | |-------------|------|-----|-------------------------------------------------------------------------| | C_TX | 0 | 45 | Tx | | C_RX | I | 46 | Rx | | C_TXEN | 0 | 47 | TxEnable | | GATE1 | 0 | 49 | Low voltage MOS gate driver. For fieldbus isolated DC supply circuitry. | | GATE2 | 0 | 50 | Low voltage MOS gate driver. For fieldbus isolated DC supply circuitry. | For mechanical drawing of the applicable connector board see: *Connector Board for CC-Link and DeviceNet, p. 57* for information about the optional connector board. Network Connector 48 (78) ### 4.9 LED Indicators The Anybus CompactCom 40 series supports four bicolored LED indicators. | LED name | Pin no. | Signal Name | Default<br>color | Default Functional | ity | | |----------|---------|-------------|------------------|-----------------------------------------|---------------------------------------------------------------------|--| | LED1 | 26 | NW_LED1A | Green | Network status | | | | | 25 | NW_LED1B | Red | | | | | LED2 | 24 | NW_LED2A | Green | Module status | | | | | 23 | NW_LED2B | Red | | | | | LED3 | 22 | NW_LED3A | Green | All Industrial<br>Ethernet<br>Networks: | Link/Act for the net-<br>work port (port A) | | | | | | | Other: | Not used | | | | 21 | NW_LED3B | Yellow | EtherNet/IP, Mod-<br>bus-TCP | 10 Mbit Link/Act for<br>Link/Act for the net-<br>work port (port A) | | | | | | | Other | Not used | | | LED4 | 20 | NW_LED4A | Green | All Industrial<br>Ethernet<br>Networks: | Link/Act for the net-<br>work port (port B) | | | | | | | Other: | Not used | | | | 19 | NW_LED4B | Yellow | EtherNet/IP, Mod-<br>bus-TCP | 10 Mbit Link/Act for<br>Link/Act for the net-<br>work port (port B) | | | | | | | Other | Not used | | All LED outputs are active high and should be connected as shown in the picture below. The resistor values should be chosen to get even light between different LEDs. Fig. 27 ### 4.9.1 Ethernet, 1000 Mbit For Gigabit Ethernet applications, another solution for connecting the LEDs is needed to obtain indications equal to the Anybus CompactCom M40. The solution, presented here, can be used for 10 and 100 Mbit applications as well. The table below shows how to interpret the LED indications in this case. Please note that the only Anybus CompactCom 40 that at this time supports 1 Gbit communication over Ethernet, is the Anybus CompactCom 40 CC-Link IE Field. | LEDxA | LEDxB | Indication | |-------|-------|----------------------------------------------------------------------------| | Low | Low | Off | | Low | High | Yellow LED on for link detected, flickers to indicate 10 Mbit activity | | High | Low | One green LED on for link detected, flickers to indicate 100 Mbit activity | | High | High | Two green LEDs on for link detected, flickers to indicate 1 Gbit activity | All LED outputs are active high and should be connected as shown in the picture below. Network Connector 49 (78) Fig. 28 EMC 50 (78) ### 5 EMC This section offers information, necessary when designing in an Anybus CompactCom module, to ensure sufficient performance related to EMC. However, an engineering assessment is always needed to ensure the quality. HMS Industrial Networks AB does not leave any guarantees, but provides relevant information to the customers. ### 5.1 General When working with a design in relation to EMC, it is recommended to always aim for good signal integrity, since this is highly related to the EMC. For power, this means solid planes for both power and GND together with good decoupling between the planes. As the quality of the power is of great importance, it is important to perform sufficient verifications during the design process to ensure this. This is also true for signals, where good signal integrity most likely results in good EMC performance. There should always exist good connection to a reference plan without any obstacles for the return current. Traces should also be kept short, with as few board and cable transitions as possible, since every transition will have a negative impact on the signal integrity. For GND planes, the following basic design rules are important: - A continuous and stable GND plane is needed underneath the B40 connectors in order to ensure good signal integrity. - The plane must follow the signal path through the connector Considering the host application connector, different protocols are more sensitive to interference than others. E.g. try to avoid using parallel and RMII interface in the design, if the recommendations in this section cannot be followed or if the risk of interference is high. To ensure stability, there has to be a sufficient separation on the host board between a parallel interface and an RMII interface. ## 5.2 Bulk and Decoupling Recommendations regarding bulk and decoupling capacitors is presented in *Bypass Capacitance*, p. 73. The capacitors have impact on the power quality at the Anybus CompactCom board, but are also of importance in relation to EMC immunity. These general recommendations should be evaluated for every design. The values may also need to be adjusted in relation to power consumption, power quality on the main board, and the layout of the main board. ## 5.3 Reset Signal There are several aspects to consider when routing the reset signal for the Anybus Compact-Com. Requirements for rise and fall time, but also the relation between the power up and the reset signal are described in *RESET* (*Reset Input*), *p. 18*. These requirements must be met in all designs to ensure stability. If the reset signal has a long trace or if there is any other aspect that has a negative impact on the signal integrity, an RC filter may be required. To minimize the risk of EMC problems, it is possible to add footprints for a RC-filter in advance and evaluate the need before it becomes a problem during any certification. When designing the filter, all timing aspects must be considered, so that the timing requirements in *RESET* (*Reset Input*), *p. 18* are fulfilled. # 6 Black Channel/Safety Interface The black channel is a transportation mechanism for safety related protocol extensions over a nonsafe communication media. The safety layer performs safety related transmission functions and checks on the communication to ensure that the integrity of the link meets the requirement for SIL 3, cat4/PL e. The black channel can be seen as a virtual link between the safety layers of the devices. Fig. 29 The IXXAT Safe T100 is a precertified embedded safety option module which provides device manufacturers with an easy and cost efficient way to integrate conformant safe I/O signals into standard automation devices. It connects via its serial black channel interface to the Anybus CompactCom module. The safety module provides digital safe I/O signals that can be controlled via the network and that can be directly connected to the safety functions of an automation device. Other standard safety modules can also be used to provide a safety communication interface for the Anybus CompactCom 40 series. The same serial interface is used both for serial download and for safety communication. Please take this in account when implementing the use of a safety module or Black Channel. # **A** Mechanical Specification This a class A product. In a domestic environment, this product may cause radio interference in which case the user may be required to take adequate measures. This product contains ESD (Electrostatic Discharge) sensitive parts that may be damaged if ESD control procedures are not followed. Static control precautions are required when handling the product. Failure to observe this may cause damage to the product. All dimensions are in millimeters, tolerance ±0.10 mm, unless otherwise stated. ### A.1 Brick The dimensions for the brick are given in the picture below. Fig. 30 ## A.2 Connector Board for PROFIBUS The connector board for the PROFIBUS network interface carries a D-sub connector If the connector board is mounted in an environment that is subject to vibration, please make sure to secure the network cable in such a manner, that the vibrations will not harm the D-sub connector. Fig. 31 # A.3 Connector Board for Copper Based Ethernet The connector board for the copper based Ethernet network interfaces carries two RJ45 connectors. Fig. 32 # A.4 Connector Board for Fiber Optic Ethernet The connector board for the Fiber Optic Ethernet network interface carries two fibre optic transceivers. Fig. 33 ## A.5 Connector Board for CC-Link and DeviceNet The connector board for the CC-Link and the DeviceNet network interfaces carry a pluggable screw terminal (5.08mm) Fig. 34 ## A.6 Footprints ### A.6.1 Brick The brick is connected to the host application board through the host application interface connector and a network interface connector. The footprint for the brick is shown in the picture below. Fig. 35 See *Assembly, p. 60* for suggested components. ### A.6.2 Network Connector Board The network connectors are mounted on a separate connector board. The footprint for a connector board is shown in the figure below. This footprint is the same for all connector boards Fig. 36 The fastening screw must be connected to the functional earth (FE) of the host application. See Assembly, p. 60 for suggested components. ## A.7 Height Restrictions All dimensions are in millimeters Fig. 37 The maximum height occupied by onboard components of the Anybus module is 8 mm. To ensure isolation, it is recommended to add an additional 2.5 mm on top of these dimensions. ### A.8 Front Plate Restrictions Customer applications that have a front plate with hole(s) for accessing the connector(s) of a connector board, must have the front plate placed at least 0.5 mm away from the connector board edge and must not reach further than 2.5 mm away from the connector board edge. Fig. 38 ## A.9 Assembly The brick and the connector board are mounted separately on to the host application board. The connector board has to be secured using a screw, joining FE (functional earth) on the connector board to FE on the host application board. The screw holes of the brick are not connected to FE, but to GND. If suggested components are used, the brick can be mounted without screws in a low vibration environment, see *Shock and Vibration*, p. 63 for more information. The brick can either be connected to the application board using headers, or soldered directly to the host application PCB. Fig. 39 | Suggested compone | ents | | |-------------------|-----------------------|--------------------------------| | Header | Application interface | Samtec CLP-128-02-L-D (56 pin) | | | Network interface | Samtec CLP-126-02-L-D (52 pin) | | Stand-off (M3) | Pemnet SMTSO-M3-4-ET | | The screw standoffs are typically 4 mm tall. If the brick and connector board are to be soldered directly to the host application board, standoffs should be 2 mm tall. Outer diameter may be 6 mm max. The standoffs should not extend outside the screw mount pads. Recommended torque is 0.2 Nm. Locking paint kan be used to secure the screws against loosening. Fig. 40 ## **B** Technical Specification ### B.1 Environmental ### **B.1.1** Operating -40 to 85° C (-40 to 185° F) ### B.1.2 Storage -40 to 85°C (-40 to 185°F) ### **B.1.3** Humidity 5 to 95% non-condensing ### B.2 Shock and Vibration #### B.2.1 Shock The Anybus CompactCom B40-1 is tested according to IEC 68-2-27 - half-sine 30 g, 11 ms, 3 positive and 3 negative shocks in each of three mutually perpendicular directions - half-sine 50 g, 11 ms, 3 positive and 3 negative shocks in each of three mutually perpendicular directions Connector boards/interface cards are tested for 30 g. #### **B.2.2** Sinusoidal Vibration The Anybus CompactCom B40-1 is tested according to IEC 68-2-6 Frequency range: 10–500 Hz Amplitude 10–49 Hz: 0.35 mm Acceleration 50-500 Hz 5 g Sweep rate: 1 oct/min 10 double sweep in each of the three mutually perpendicular directions ### **B.3** Electrical Characteristics Failure to follow the requirements may lead to permanent hardware damage It is recommended for Anybus CompactCom B40-1 users to make sure that each signal controlling the Anybus CompactCom B40-1 has a drive strength enough to fulfill level and timing constraints even if the signal is loaded with 20 pF in parallel with 2.2 k $\Omega$ to GND or 3V3. ### **B.3.1** Operating Conditions | Symbol | Parameter | Pin<br>Types | Conditions | Min. | Тур. | Max. | Unit | |----------------------------------|------------------------------------------------------------------------|--------------|------------------------|------|------|-------|------| | 3V3 | Supply Voltage (DC) | | | 3.15 | 3.30 | 3.45 | V | | | Ripple (AC) | | | - | - | ± 100 | mV | | GND | Ground reference | | - | 0.00 | 0.00 | 0.00 | V | | I <sub>IN</sub> | Current consumption | | Class A | - | - | 250 | mA | | | (also including net-<br>work interfaces and<br>network status<br>LEDs) | | Class B | - | - | 500 | mA | | | | PWR | Class C | - | - | 1000 | mA | | V <sub>IH</sub> | Input High Voltage | I, BI | - | 2.0 | - | 3.45 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | - | 0.8 | ٧ | | I <sub>OH</sub> | Current, Output High | O, BI | - | -8.0 | - | 8.0 | mA | | I <sub>OL</sub> | Current, Output Low | | | | | | | | V <sub>OH</sub> | Output High Voltage | | I <sub>OH</sub> = -4mA | 2.4 | - | - | V | | V <sub>OL</sub> | Output Low Voltage | | I <sub>OL</sub> = 4mA | - | - | 0.4 | V | | I <sub>OH</sub><br>(NW_<br>LEDx) | Output Current , net-<br>work LEDs | 0 | | | | 20 | mA | I= Input, CMOS (3.3V) O= Output, CMOS (3.3V) BI= Bidirectional, Tristate PWR= Power supply inputs ## **B.4** Regulatory Compliance ### **EMC Compliance (CE)** Since the Anybus CompactCom is considered a component for embedded applications it cannot be CE-marked as an end product. However the Anybus CompactCom 40 family is pre-compliance tested in a typical installation providing that all modules are conforming to the EMC directive in this installation. The EMC pre-testing has been conducted according to the following standards: Emission: EN61000-6-4 EN55016-2-3 Radiated emission EN55022 Conducted emission Immunity: EN61000-6-2 EN61000-4-2 Electrostatic discharge EN61000-4-3 Radiated immunity EN61000-4-4 Fast transients/burst EN61000-4-5 Surge immunity EN61000-4-6 Conducted immunity Since all Anybus CompactCom B40-1 modules have been evaluated according to the EMC directive through above standards, this serves as a base for our customers when certifying Anybus CompactCom B40-1 based products. # C How to Disable Ethernet Port 2 (EtherNet/IP) It is possible to disable Ethernet Port 2 on the Anybus CompactCom B40-1 EtherNet/IP. - Do not connect signal group B - Do not connect signals LED4A/B It is not possible to disable Ethernet Port 2 on any other Anybus CompactCom B40-1 than EtherNet/IP. ### For descriptions of signals see: - Overview, p. 41 - Ethernet Based Networks (Copper), p. 44 - LED Indicators, p. 48 # **D** Implementation Examples ### D.1 General In this appendix HMS Industrial Networks AB provides examples of possible implementations for the Anybus CompactCom B40-1 series. There are many different processors with different functionality available on the market today. The implementations in this appendix are to be regarded as examples that are designed for one single type of processor. Other hardware interfaces may require adjustments for timing, different functionality etc. It is important to fully understand the interface to take correct design decisions in order to obtain a stable and reliable design. ## D.2 SPI This design is intended for an SPI implementation. Fig. 41 If LEDs are to be used in the host application, please refer to *Network Status LED Outputs* (*LED[1A...4B]*), *p. 70*, for guidelines on how to connect the LED outputs. ## D.3 16-bit Parallel This example shows a design for 16-bit parallel mode. Fig. 42 If LEDs are to be used in the host application, please refer to *Network Status LED Outputs* (*LED[1A...4B]*), *p. 70*, for guidelines on how to connect the LED outputs. In 16-bit parallel mode it is not possible to use these outputs for LEDs. The network status LED signals are always present on the network interface connector, see *Network Connector*, *p. 40*. ## D.4 8-bit Parallel This design is intended for 8-bit parallel mode. Fig. 43 If LEDs are to be used in the host application, please refer to *Network Status LED Outputs* (*LED[1A...4B]*), *p. 70*, for guidelines on how to connect the LED outputs. ### D.5 Serial The example in the figure below shows an implementation with serial communication. Fig. 44 ## D.6 Network Status LED Outputs (LED[1A...4B]) All network status LED signals are easily available on the network interface connector. It is recommended to use these signals when the network status is to be displayed. However they are also available on the host interface connector (LED[1A...4B]). The LED[1A....4B] outputs can be used to relay the network status LEDs to elsewhere on the host application. This is possible in all modes except 16-bit parallel mode, where these pins are used for data (D8...D15). Note that it is the responsibility of the host application to ensure that each LED output is connected to a LED of the correct color (it is possible to retrieve this information from the LED status register or from the Anybus Object (01h); consult the Anybus CompactCom Software Design Guide for more information). For more information, see *LED Interface / D8–D15 (Data Bus)*, p. 14. The outputs are unbuffered, and are not recommended for driving LEDs directly. Please consult the image below for guidelines on how to connect the LED outputs. Fig. 45 These pins can not be used for LEDs in 16-bit parallel mode, as the pins in that case are used for data. All network status LED signals are present on the network interface connector, and can be connected from there. ## D.7 Power Supply Considerations #### D.7.1 General The Anybus CompactCom 40 platform in itself is designed to be extremely power efficient. The exact power requirements for a particular networking systems will however vary a lot depending on to the components used in the actual bus circuitry. While some systems usually require less than 250 mA of supply current at 3.3 V, some high performance networks, or networks which require the use of legacy ASIC technology, will consume up to 500 mA, or in rare cases even as much as 1000 mA. As an aid when designing the power supply electronics, the networks have been divided into classes based on their power consumption as follows. Class A: less than 250 mA Class B: up to 500 mA Class C: up to 1000 mA Please note that the power supply classifications take into account that the power budget is shared with a full fieldbus circuitry, e.g. the appropriate connector board and NW\_LEDs with maximized consumption (20 mA each). The following table lists the currently supported networking systems and their corresponding class. | Network | Class A | Class B | Class C | |--------------------|---------|---------|---------| | DeviceNet | | X | | | PROFIBUS | X | | | | EtherCAT | | X | | | PROFINET 2-Port | | X | | | PROFINET FO 2-Port | | | Х | | Ethernet/IP 2-Port | | X | | | EtherNet POWERLINK | | X | | | Common Ethernet | | X | | | CC-Link | | X | | | Modbus-TCP 2-Port | | X | | | CC-Link IE Field | | | Х | | BACnet/IP | | X | | A power supply designed to fulfill Class A requirements (250 mA), will be able to support all networks belonging to class A, but none of the networks in Class B and C. A power supply designed to fulfill Class C requirements, will be able to support all networks. ### D.7.2 Bypass Capacitance The power supply inputs must have adequate bypass capacitance for high-frequency noise suppression. It is therefore recommended to add extra bulk capacitors near preferably all the power supply inputs (or at least two): | Reference | Value (Ceramic) | | |-----------|-----------------|--| | C1 | 10 μF / 6.3 V | | Fig. 46 ### D.7.3 3.3 V Regulation The following example uses the LT1767 from Linear Technology to provide a stable 3.3 V power source for the module. Note that all capacitors in this example are of ceramic type. Fig. 47 For detailed information regarding this example, consult the data sheet for the LT1767 (Linear Technology). # E Design Examples, Network Interface If the optional connector board is used, the signals from the network interface connector of the brick can be routed directly to the corresponding pins of the connector on the connector board. Section *E.2* shows an example PCB layout for this case. This appendix also contains typical examples, of how to design the network interface, if the optional connector board is not to be used. See *Network Interface Examples*, *p.* 77. #### E.1 Recommendations - The longer the distance between the Brick and the Connector board, the more important it is that single-ended signals as well as signal pairs are separated from other signals and signal pairs to maintain good signal integrity. - All conductors should have a tighter coupling to a continuous ground plane than to any adjacent conductor (even to the partner signal of a signal pair). All signal pairs should have a differential impedance of 100 Ω ±10%. It is not recommended to separate network circuitry, e.g. Connector board, and Brick more than 400 mm. The distance should be kept shorter if the signals are adjacent to other interfering circuitry. Radiated interference from the signals between the Connector board and Brick may need to be taken care of by e.g. a metallic housing or encapsulating PCB copper planes if the routing distance is long. - If a design will be used for Gigabit Ethernet applications, the following has to be fulfilled: - The maximum difference in length, between signal pairs (1 4) in the design must not exceed 6.7 mm. - The maximum difference in length, between the two signals in a signal pair must not exceed 0.25 mm from Phy to Gigabit Magnetics and 0.25 mm from Gigabit Magnetics to the Ethernet connector. Fig. 48 - To avoid B40-1 connector pins penetrating the solder mask under the headers on the carrier board, thus creating short circuits, the following is recommended: - either use headers that are higher than 2.5 mm, - or do not design any vias or traces on top side of the PCB, where there is any risk for short circuits, see figure in section *E.2*. - Minimum recommended power rating for termination/grounding resistors is 1/16 W. - DC/DC transformer selection recommendations: - 1:2.1 turns ratio - 500 kHz switching frequency - The transformer shall be able to deliver at least 100 mA on the network interface side without saturating, at Anybus CompactCom min/max supply voltage, and at the relevant min/max ambient temperature that is applicable - Under the above circumstances, the transformer and rectifier output voltage must allow the regulator tokeep the 5V rail inside a ±5% tolerance ## E.2 PCB Layout The pin headers of the Anybus CompactCom B40-1 have pins which are 2.3 mm tall nominally, but to avoid risk of short circuit when the pin length is in the upper tolerance region, it is suggested to have via/route keepouts on the PCB top layer, in between the pad rows, as the figure shows, unless a receptacle taller than 2.6 mm is used. Fig. 49 If needed, please contact HMS Industrial Networks AB for an example layout for a multi-layer board. # **E.3** Network Interface Examples This section contains typical examples, of how to design the network interface, if the optional connector board is not to be used. Examples are given for the usual network connectors as well as for M12 connectors making a higher IP rating possible. | Example Schematics | Brick | Comments | |-------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 and 100 Mbit Ethernet<br>Network Interface(Copper) | EtherNet/IP EtherCAT Modbus TCP Common Ethernet POWERLINK PROFINET IRT BACnet/IP | All bricks for 100 Mb/s Ethernet based protocols, running on copper wire, use the same hardware. Ethernet trafo example: 7490100111A (Würth Elektronik Gmbh) RJ45 connector example: SS-60300-032 (Bel stewart) | | 100 Mbit Ethernet Network<br>Interface (Fiber Optic) | PROFINET IRT | - | | 10 and 100 Mbit Ethernet<br>Network Interface (M12) | EtherNet/IP EtherCAT Modbus TCP Common Ethernet POWERLINK PROFINET IRT BACnet/IP | All bricks for 100 Mb/s Ethernet based protocols, running on copper wire, use the same hardware. Ethernet trafo example: 7490100111A (Würth Elektronik Gmbh) | | 10, 100 and 1000 Mbit Ethernet Network Interface | CC-Link IE Field | RJ45 connector example: SS-60300-032 (Bel stewart) | | PROFIBUS | PROFIBUS | - | | PROFIBUS (M12) | PROFIBUS | - | | DeviceNet | DeviceNet | - | | DeviceNet (M12) | DeviceNet | - | | CC-Link | CC-Link | - |